# **Ascalon Flex Configuration**

| Date            | Changes                                                                                       | Latest Status / Next Steps                                                        | Author   |
|-----------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------|
| Apr 2, 2024     | Update page based on input from @Yasuo Ishii                                                  | Use the <u>current</u> confluence page as a     baseline for D8 Flex     planning | James Ko |
| Oct 15, 2024    | Priority updated for LAC                                                                      |                                                                                   | James    |
| Nov 12,<br>2024 | Updated format and<br>requirements table to query<br>New Feature with label<br>"ascalon_flex" |                                                                                   | Rae      |

| Target release  | Type // to add a target release date    |  |  |
|-----------------|-----------------------------------------|--|--|
| Epic            | Type /Jira to add Jira epics and issues |  |  |
| Document status | DRAFT                                   |  |  |
| Document owner  | @James Ko                               |  |  |
| Architect       | @ architect                             |  |  |
| Engineering TPM | @ EngTPM                                |  |  |
| Product TPM     | @ ProductTPM                            |  |  |

## **6** Objective

Ascalon Flex provides customers with configuration options based on Ascalon D8 (and other variants). The target customer will have specific needs that are not met by the standard Ascalon IP offering. This product broadens the reachable market that Product IP portfolio can address.

This segment of the Ascalon portfolio will be known as "Variants", and could be named as:

- D8 flexible
- D4 flexible
- D2 flexible

The intent of the document is to define the scope of features and requirements to describe Ascalon Flex as a product.

## Reference Links

# Cluster Configuration Requirements for Ascalon

## **Configuration requirements:**

- 1. Configuration requirements (to be aligned and be locked when product is committed)
  - MVP = A must for current generation
  - P1 = can be considered for future gen

| Configuration             | Value                                                                                                                                                         | Notes                                                                                                                                                                                                                                                   |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU Per Cluster           | <ul> <li>MVP: <del>1,</del> 2, 4, 8 (default)</li> <li>P1: 10, 14, 16, 1</li> </ul>                                                                           |                                                                                                                                                                                                                                                         |
| Private L1 Cache          | <ul> <li>MVP: fixed</li> <li>L1 I-Cache</li> <li>64k (default), 128k (samaritan)</li> <li>L1 D-Cache</li> <li>256k only</li> <li>P1: Flexible</li> </ul>      | <ul> <li>Looking for feedback from architecture team if L1 config is useful</li> <li>We may have more L1 cache options once team starts working on D4/D2 CPUs. Non-default / non-samaritan configs will need additional verification effort.</li> </ul> |
| Shared L2 Cache (Cluster) | <ul> <li>MVP: 2M, 4M, 8M, 12M<br/>(default), 16M (samaritan)</li> <li>MVP: Per core<br/>separation/partition</li> <li>P1: 0, 512K, 32M, 1M,3M, 6M,</li> </ul> | <ul> <li>Using RCID + Access Type for<br/>SC way partition</li> <li>Using 1-way partition<br/>granularity</li> </ul>                                                                                                                                    |
| Physical Address          | <ul> <li>52 56 PA currently planned fixed with Ascalon</li> <li>P1: 40b, 48b possible?</li> </ul>                                                             | <ul> <li>Mimic'ing Arm's PA space for<br/>easier transition - is there a<br/>restriction on RISC-V?</li> <li>56PA currently planned with<br/>Ascalon</li> </ul>                                                                                         |
| Vector Width              | • MVP: 2*256 (default) , 1*256                                                                                                                                | Will need to limit Vector issue<br>rate as well to meet Export<br>restrictions                                                                                                                                                                          |
| Cluster I/F               | <ul> <li>MVP</li> <li>CHI.E</li> <li>1 - 2 (default) ports</li> <li>256b (Default)</li> <li>AXI5-Lite</li> <li>1 (default) - 2 ports</li> </ul>               | Confirmed CHI.E                                                                                                                                                                                                                                         |

|                  | <ul> <li>512b (default)</li> <li>P1</li> </ul>                                                  |                                                                            |
|------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
|                  | <ul><li>1-4 ports</li><li>Flexible bit-width on interface</li><li>ACP equivalent port</li></ul> |                                                                            |
| Power Management | MVP: Arm equivalent (except<br>Async DVFS)                                                      | Currently Ascalon only has T-<br>states support (throttling issue<br>rate) |

## **Configuration Priority**

2. List of config prioritization (to kickstart validation and be ready for future products):

#### Fixed values

| Decoder | L1 I-Cache | L1 D-cache | CHI Count (w:<br>256b) | AXI Count (w: 512b) |
|---------|------------|------------|------------------------|---------------------|
| Width   |            |            | 2000)                  |                     |
| D8      | 64K        | 256K       | 2                      | 1                   |
| D4      | 32K        | 64K        | 2                      | 1                   |
| D6      | 32K        | 64K        | 2                      | 1                   |
| D2      | 32K        | 32K        | 2                      | 1                   |

## Priority config

| Decoder<br>Width | Core Count | L2 Size | Priority                        | Build configs                                     | Schedule<br>from RV Eng                                 | Notes                                                                                                 |
|------------------|------------|---------|---------------------------------|---------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| D8<br>ASC X8c12m | 8          | 12M     | P0.0<br>PoR (LA/EA<br>releases) | v8_n2_32B_c8<br>_12mb<br>v8_er_n2_32<br>B_c8_12mb | Beta: April<br>2025<br>LA: July 2025<br>EA: Sept 2025   | Ascalon<br>default config<br>(Aegis)                                                                  |
| D8<br>ASC X4c4m  | 4          | 4M      | P0.1                            | v8_n2_32B_c4<br>_4mb<br>v8_er_n2_32B<br>_c4_4mb   | Alpha:<br>10/30/25 (For<br>Aria)<br>Beta:<br>LA:<br>EA: | Alexandria config. standalone high- performance DTV solution, etc might be difficult to differentiate |

|                 |   |    |         |                                                 |                     | from Aegis<br>config                                                                                                                                                                                 |
|-----------------|---|----|---------|-------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D4<br>ASC S4c4m | 4 | 4M | P0.2    | v4_n2_32B_c<br>4_4mb<br>v4_er_n2_32B<br>_c4_4mb | Beta:<br>LA:<br>EA: | Targeting A78 replacement with 512K L2/core. Treating as mainstream product for us MBLY, MSFT, Axelera, AMD, Positron)                                                                               |
| D8<br>ASC X2c4m | 2 | 4M | P1      | v8_n2_32B_c2<br>_4mb<br>v8_er_n2_32B<br>_c2_4mb | Beta:<br>LA:<br>EA: | highest single thread CPU performance ( compare to Apple A15) P1 only if this config DV is large effort. If the 2 core config falls out of the 4 core config efforts easily, promote priority to P0. |
| D6<br>ASC H4c8m | 4 | 8M | P1      | v6_n2_32B_c4<br>_8mb<br>v6_er_n2_32B<br>_c4_8mb |                     |                                                                                                                                                                                                      |
| D6<br>ASC H2c8m | 2 | 8M | P2      | v6_n2_32B_c2<br>_8mb<br>v6_er_n2_32B<br>_c2_8mb |                     |                                                                                                                                                                                                      |
| D4<br>ASC S4c2m | 4 | 2M | P3 → P1 | v4_n2_32B_c<br>4_2mb<br>v4_er_n2_32B<br>_c4_2mb |                     | Unless we have some trick = uarch change, L2 cache becomes 4-way                                                                                                                                     |

| D2        | 4 | 2M | P3 | N/A |  |
|-----------|---|----|----|-----|--|
| ASC U4c2m |   |    |    |     |  |

## **Market Availability**

(not a product MVP, captured as reference what's available in the market)

|                    | Client                                                                                                                                                                                                                                                                                       | Mobile                                                                  | Automotive                                                               | Infrastructure                                             |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------|
| Application device | Laptop, tablet, etc.                                                                                                                                                                                                                                                                         | Mobile phones                                                           | Likely IVI (or<br>ADAS / IVI<br>Combo)                                   | <ul> <li>Cloud</li> <li>Computing, etc.</li> </ul>         |
| Priority for TT1   | <ul> <li>Priority (Mid)</li> <li>Not as high as a couple of blocking factors at the initial generation (OS, LITTLE cores)</li> </ul>                                                                                                                                                         | Priority (Mid) Same as Client                                           | Priority (High)                                                          | Priority (High)                                            |
| Notes              | <ul> <li>bL</li> <li>configuration</li> <li>needed to be</li> <li>power and area</li> <li>efficient</li> <li>Given that we</li> <li>don't have</li> <li>"LITTLE" cores,</li> <li>we may need a</li> <li>dual cluster</li> <li>solution and</li> <li>target prime</li> <li>cluster</li> </ul> | Similar to Cli<br>configuration                                         | Not as stringent requirement on PPA compared to Client/Mobile/Inf ra yet | Usually have smaller number of cores (and LLC) per cluster |
| Decoder Width      | D8 D4/ <del>D2</del> : P1                                                                                                                                                                                                                                                                    | D8 D4/D2: we are at the A78 (2019/2020) generation PPA (market for it?) | • D8, D4                                                                 | <ul><li>MVP: D8, D4 (?)</li><li>P1: D2</li></ul>           |
| CPU/cluster (TT1)  | <ul><li>MVP: 2, 4, 8</li><li>P1: 10</li></ul>                                                                                                                                                                                                                                                | <ul><li>MVP: 2, 4</li><li>P1: 8</li></ul>                               | • MVP: 4, 8, 10 (?)                                                      | • MVP: 1, 2, 4, 8                                          |

| L2 size      | <ul><li>MVP: 0, 512K,</li><li>1M, 2M, 4M, 8M,</li><li>16M, 32M</li></ul> | <ul><li>MVP: 0, 512K,</li><li>1M, 2M, 4M, 8M,</li><li>16M, 32M</li></ul> | <ul><li>MVP: 0, 512K,</li><li>1M, 2M, 4M, 8M,</li><li>16M</li><li>P1: 32M</li></ul> | <ul><li>MVP: 512k, 1M,</li><li>2M, 4M, 8M, 16M</li></ul> |
|--------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------|
| PA           | <ul><li>MVP: 40b</li></ul>                                               | • MVP: 40b                                                               | • MVP: 40b                                                                          | <ul> <li>MVP: 48b, 52b</li> </ul>                        |
| Vector Width | 2*256, 2*128                                                             | 2*256, 2*128                                                             | 2*256, 2*128                                                                        | 2*256, 2*128                                             |
| Cluster I/F  | • AMBA5 CHI.E                                                            | AMBA5 CHI.E                                                              | • AMBA5 CHI.E                                                                       | AMBA CHI.E                                               |

# Lead Partner Requirements (label = ascalon\_flex)



# We couldn't find anything matching your search

Try again with a different term.

| D8 Samaritan | Samaritan | IOMMU and<br>AIA             | Need as a<br>deliverable |  |
|--------------|-----------|------------------------------|--------------------------|--|
|              |           | Trace and debug as a product | Need as a<br>deliverable |  |
|              |           | L2 Cache size                | 16M                      |  |
|              |           | L1 Cache size update         | 128K                     |  |
|              |           |                              |                          |  |

| Question | Answer | Date Answered |
|----------|--------|---------------|
|          |        |               |

▲ Out of Scope